# SAM9X7 Series Silicon Errata and Data Sheet Clarifications

**SAM9X7 Series** 



www.microchip.com Product Page Links

# Scope

The SAM9X7 Series device that you have received conforms functionally to the current SAM9X7 Series data sheet (DS60001813) or SAM9X75 System-in-Package (SiP) data sheet (DS60001827), except for the anomalies described in this document.

The silicon issues discussed in the following pages are for silicon revisions with the device revision and device identification listed in the following table. The silicon issues are summarized in Silicon Issue Summary.

Data Sheet clarifications and corrections (if applicable) are located in Data Sheet Clarifications.

The silicon device IDs and revisions are shown in the following table.

Table 1. SAM9X7 Series Device Identification

| Ordering Code       | Device Revision | Device Identification  DBGU_CIDR[31:0] |
|---------------------|-----------------|----------------------------------------|
| SAM9X70(T)-I/4PB    |                 |                                        |
| SAM9X72(T)-I/4PB    |                 |                                        |
| SAM9X75(T)-I/4PB    | AO              |                                        |
| SAM9X70(T)-V/4PB    | AU              | 0x89750030                             |
| SAM9X72(T)-V/4PB    |                 | 0x89750030                             |
| SAM9X75(T)-V/4PB    |                 |                                        |
| SAM9X75D1G(T)-I/4TB | A0-D1G          |                                        |
| SAM9X75D2G(T)-I/4TB | A0-D2G          |                                        |
| SAM9X70(T)-I/4PB    |                 |                                        |
| SAM9X72(T)-I/4PB    |                 |                                        |
| SAM9X75(T)-I/4PB    |                 |                                        |
| SAM9X70(T)-V/4PB    | A1              |                                        |
| SAM9X72(T)-V/4PB    |                 |                                        |
| SAM9X75(T)-V/4PB    |                 | 0x89750031                             |
| SAM9X75(T)-V/6GW    |                 |                                        |
| SAM9X75D5M(T)-I/4TB | A1-D5M          |                                        |
| SAM9X75D5M(T)-V/4TB | A1-D5M          |                                        |
| SAM9X75D1G(T)-I/4TB | A1-D1G          |                                        |
| SAM9X75D2G(T)-I/4TB | A1-D2G          |                                        |

**Note:** Refer to the "Chip Identifier (CHIPID)" and "Product Identification System" sections in the current device data sheet for detailed information on chip identification for your specific device.

# 1. Silicon Issue Summary

In this table and in subsequent sections, the following applies:

- "X" means the silicon revision is affected by the erratum.
- "-" means the silicon revision is not affected by the erratum.

Table 1-1. Silicon Issue Summary

|          |                                                                                    | Affected Silic         | on Revisions                     |
|----------|------------------------------------------------------------------------------------|------------------------|----------------------------------|
| Module   | Erratum                                                                            | A0<br>A0-D1G<br>A0-D2G | A1<br>A1-D1G<br>A1-D2G<br>A1-D5M |
| ROM Code | The device does not boot on some QSPI memories                                     | Χ                      | -                                |
| ROW Code | Card Detect for SDMMC boot limited to PIOA pins                                    | X                      | X                                |
| LCDC     | LCDC Register Write Protection status incorrect on some registers                  | Χ                      | X                                |
|          | PLL_INT Interrupt Enable has no effect                                             | X                      | X                                |
| PMC      | Delay to first establish PCK                                                       | X                      | Χ                                |
| PIVIC    | PCK and GCLK Ready status issue                                                    | Х                      | X                                |
|          | Processor (CPU_CLK) and main system bus clock (MCK) source selection               | Х                      | Х                                |
| RSTC     | RSTC_SR.RSTTYP not showing GENERAL_RST                                             | X                      | Х                                |
| SMC      | Register Write Protection not effective on SMC_OCMS register                       | Х                      | X                                |
| AES      | SPLIP mode does not work with some header sizes                                    | Х                      | Х                                |
| QSPI     | QSPI read with XDMA limited performance                                            | X                      | Х                                |
|          | MCAN_TSU_TSCFG reset after read                                                    | Χ                      | Х                                |
| NACANI   | MCAN_TSU_TSS1 not reset after a MCAN_TSU_TSx read                                  | Χ                      | Х                                |
| MCAN     | MCAN_TSU_ATB read resets the timebase value                                        | X                      | Х                                |
|          | Debug message handling state machine not reset to Idle state when CCCR.INIT is set | X                      | Х                                |



### 2. ROM Code

### 2.1 The device does not boot on some QSPI memories

A bug in the ROM code can prevent toggling some QSPI memory models in Quad SPI mode (1-4-4) before issuing a (1-4-4) fast read quad I/O command. As a result, booting is not possible using these memories.

#### **Work Around**

Use a memory with Quad mode enabled by default (for example, using an SST26VF064**BA** model instead of an SST26VF064**B** model).

#### **Affected Silicon Revisions**

| A0     | A1     |  |  |  |
|--------|--------|--|--|--|
| A0-D1G | A1-D1G |  |  |  |
| A0-D2G | A1-D2G |  |  |  |
|        | A1-D5M |  |  |  |
| Х      | _      |  |  |  |

# 2.2 Card Detect for SDMMC boot limited to PIOA pins

A wrong PIO\_ID bitfield decoding in ROM code limits the selection of the Card Detect pin (for SDMMC boot) to PIOA pins only. As a consequence, in the Boot Configuration Packet, the SDMMC MEM\_CFGx[1] PIO\_ID field must be filled as shown below to select the PIOA controller:

| Value | Description |
|-------|-------------|
| 0     | DNU         |
| 1     | DNU         |
| 2     | PIOA        |
| 3     | DNU         |

#### **Work Around**

None

| A0     | A1     |  |  |
|--------|--------|--|--|
| A0-D1G | A1-D1G |  |  |
| A0-D2G | A1-D2G |  |  |
|        | A1-D5M |  |  |
| X      | X      |  |  |



# 3. LCD Controller (LCDC)

# 3.1 LCDC Register Write Protection status incorrect on some registers

WPVS bit does not rise when a write protect violation occurs on the following registers:

LCDC\_HEOVTAP10Px [x=0..15]

LCDC\_HEOVTAP32Px [x=0..15]

LCDC\_HEOHTAP10Px [x=0..15]

LCDC\_HEOHTAP32Px [x=0..15]

Note the protection is effective even if the status bit does not rise.

#### **Work Around**

None

| Α0     | A1     |  |  |  |
|--------|--------|--|--|--|
| A0-D1G | A1-D1G |  |  |  |
| A0-D2G | A1-D2G |  |  |  |
|        | A1-D5M |  |  |  |
| Χ      | Х      |  |  |  |



# 4. Power Management Controller (PMC)

### 4.1 PLL\_INT Interrupt Enable has no effect

The PLL\_INT interrupt bit in Interrupt Enable register PMC\_IER has no effect.

#### **Work Around**

Use the LOCKx and UNLOCKx bits in PMC\_PLL\_IER, PMC\_PLL\_IDR, PMC\_PLL\_IMR and PMC\_PLL\_ISR0 to manage the interrupt behavior.

For example, to handle an interrupt event associated with the PLLA lock status:

- 1. Configure and enable the PMC interrupt as usual for all peripherals in the system.
- 2. Enable the interrupt source by setting PMC PLL IER.LOCKA.
- 3. When a PMC interrupt event raises, use the PMC\_PLL\_ISR0 and PMC\_PLL\_IMR registers to detect if LOCKA was the trigger.
- 4. Perform the required operations and manage the interrupt exit as usual, using PMC\_PLL\_IDR.LOCKA and the PMC interrupt system functions.

#### **Affected Silicon Revisions**

| A0     | A1     |  |  |  |
|--------|--------|--|--|--|
| A0-D1G | A1-D1G |  |  |  |
| A0-D2G | A1-D2G |  |  |  |
|        | A1-D5M |  |  |  |
| Χ      | Х      |  |  |  |

### 4.2 Delay to first establish PCK

When enabling a PCK after a reset, the delay before establishing the PCK with the correct frequency is 255 cycles of the PCK source clock. Once this delay has elapsed, and as long as the core reset is not asserted, there is no more additional delay when disabling/enabling the PCK.

#### **Work Around**

None

#### **Affected Silicon Revisions**

| A0    | A1       |
|-------|----------|
| A0-D1 | G A1-D1G |
| A0-D2 | G A1-D2G |
|       | A1-D5M   |
| Х     | X        |

# 4.3 PCK and GCLK Ready status issue

The PCK and GCLK Ready signals are only affected by the enable/disable of the corresponding clock (PMC SCER.PCKx, PMC SCDR.PCKx or PMC SR.GCLKEN).

A Ready signal at '1' does not imply the clock is correctly established with the required frequency, hence the Ready status is not affected by the modification of the source or the dividing ratio of the clock. This means that:

- 1. modifying PMC\_PCKx.CSS or PMC\_PCKx.PRES does not make PMC\_SR.PCKRDYx fall,
- modifying PMC\_PCR.GCLKCSS or PMC\_PCR.GCLKDIV does not make PMC\_SR.GCLKRDY fall.

#### **Work Around**

None



#### **Affected Silicon Revisions**

| A0     | A1     |  |  |  |
|--------|--------|--|--|--|
| A0-D1G | A1-D1G |  |  |  |
| A0-D2G | A1-D2G |  |  |  |
|        | A1-D5M |  |  |  |
| Х      | Х      |  |  |  |

# 4.4 Processor (CPU\_CLK) and main system bus clock (MCK) source selection

When changing the fields CSS or CPCSS in the CPU Clock register (PMC\_CPU\_CKR) from any PLL source clocks (PLLxCKx) to Slow Clock source (SLOW\_CLK), the clock switching circuitry first switches from the PLL source to MAINCK source, then to Slow Clock source.

There is no impact on the clock switching sequence or device behavior. This intermediate step can be observed when the main system bus clock is output on a PCK pin.

#### **Work Around**

None

| A0     | A1     |  |  |  |
|--------|--------|--|--|--|
| A0-D1G | A1-D1G |  |  |  |
| A0-D2G | A1-D2G |  |  |  |
|        | A1-D5M |  |  |  |
| Х      | Х      |  |  |  |

# 5. Reset Controller (RSTC)

# 5.1 RSTC\_SR.RSTTYP not showing GENERAL\_RST

In the Status register (RSTC\_SR), the RSTTYP field shows BACKUP\_RST instead of GENERAL\_RST.

### **Work Around**

None

| A0<br>A0-D1G<br>A0-D2G | A1<br>A1-D1G<br>A1-D2G<br>A1-D5M |  |  |  |
|------------------------|----------------------------------|--|--|--|
| X                      | Х                                |  |  |  |



# 6. Static Memory Controller (SMC)

# 6.1 Register write protection not effective on SMC\_OCMS register

The register SMC\_OCMS is not write-protected when the bit WPEN is set in SMC\_WPMR.

### **Work Around**

None

| A0     | A1     |  |  |  |
|--------|--------|--|--|--|
| A0-D1G | A1-D1G |  |  |  |
| A0-D2G | A1-D2G |  |  |  |
|        | A1-D5M |  |  |  |
| X      | Х      |  |  |  |



# 7. Advanced Encryption Standard (AES)

### 7.1 SPLIP mode does not work with some header sizes

The Secure Protocol Layers Improved Performances (SPLIP) mode does not work when the ESP header is not an integer multiple of 4 words.

#### **Work Around**

When the ESP header is not an integer multiple of 4 words, disable SPLIP mode to stop AES from automatically uploading the encrypted payload into SHA, and use the central DMA to feed SHA with the encrypted payload.

| A0     | A1     |
|--------|--------|
| A0-D1G | A1-D1G |
| A0-D2G | A1-D2G |
|        | A1-D5M |
| X      | X      |



# 8. Quad Serial Peripheral Interface (QSPI)

# 8.1 QSPI read with XDMA limited performance

The bandwidth achievable in QSPI read when using the XDMA is limited due to burst accesses split into single accesses.

For example, in Quad mode at 100 MHz, the maximum achievable bandwidth is 19 MB/s instead of 46 MB/s.

#### **Work Around**

Use the CPU with MMU and caches enabled to reach 37 MB/s in the same conditions as above.

| A0     | A1     |  |  |
|--------|--------|--|--|
| A0-D1G | A1-D1G |  |  |
| A0-D2G | A1-D2G |  |  |
|        | A1-D5M |  |  |
| X      | Х      |  |  |



# 9. Controller Area Network (MCAN)

### 9.1 MCAN\_TSU\_TSCFG reset after read

When a write is issued to configure the TSU Timestamp Configuration register (MCAN\_TSU\_TSCFG), any attempt to read it resets the register content.

#### **Work Around**

Save the content of MCAN\_TSU\_TSCFG in memory to access the value without reading the register.

#### **Affected Silicon Revisions**

| Α0     | A1     |  |  |  |
|--------|--------|--|--|--|
| A0-D1G | A1-D1G |  |  |  |
| A0-D2G | A1-D2G |  |  |  |
|        | A1-D5M |  |  |  |
| X      | Х      |  |  |  |

# 9.2 MCAN\_TSU\_TSS1 not reset after a MCAN\_TSU\_TSx read

TSL[15:0] and TSN[15:0] in MCAN TSU Timestamp Status 1 (MCAN\_TSU\_TSS1) are not reset after reading a MCAN TSU Timestamp Status (MCAN\_TSU\_TSx) register.

#### **Work Around**

Proceed as follows:

- 1. Read MCAN\_TSU\_TSx.
- 2. For each bit set, read the corresponding MCAN\_TSU\_TSx and save the values.
- 3. Write the same MCAN\_TSU\_TSx register with value '0' to reset the corresponding bit in MCAN\_TSU\_TSS1.

#### **Affected Silicon Revisions**

| A0     | A1     |  |  |
|--------|--------|--|--|
| A0-D1G | A1-D1G |  |  |
| A0-D2G | A1-D2G |  |  |
|        | A1-D5M |  |  |
| X      | X      |  |  |

# 9.3 MCAN\_TSU\_ATB read resets the timebase value

Each access to the Actual Timebase register (MCAN\_TSU\_ATB) resets the Timebase Prescaler MCAN\_TSU\_TSCFG.TBPRE.

#### **Work Around**

None

| A0     | A1     |  |  |  |
|--------|--------|--|--|--|
| A0-D1G | A1-D1G |  |  |  |
| A0-D2G | A1-D2G |  |  |  |
|        | A1-D5M |  |  |  |
| X      | Х      |  |  |  |



# 9.4 Debug message handling state machine not reset to Idle state when CCCR.INIT is set

| Attention: Th | nis erratum is applicable for CAN 2.0. |
|---------------|----------------------------------------|
|---------------|----------------------------------------|

In case MCAN\_CCCR.INIT is set by the Host by writing to register MCAN\_CCCR or when the CAN enters BusOff state, the debug message handling state machine stays in its current state instead of being reset to Idle state. Setting MCAN\_CCCR.CCE does not change MCAN\_RXF1S.DMS.

#### **Work Around**

In case the debug message handling state machine has stopped while MCAN\_RXF1S.DMS="01" or MCAN\_RXF1S.DMS="10", it can be reset to Idle state by a hardware reset or by reception of debug messages after MCAN\_CCCR.INIT is reset to zero.

| A0     | A1     |  |  |  |
|--------|--------|--|--|--|
| A0-D1G | A1-D1G |  |  |  |
| A0-D2G | A1-D2G |  |  |  |
|        | A1-D5M |  |  |  |
| Х      | Х      |  |  |  |



# 10. Data Sheet Clarifications

There are no known data sheet clarifications as of this publication date.



# 11. Revision History

### 11.1 DS80001082E - 12/2024

Extended scope to SAM9X75(T)-V/6GW, SAM9X75D5M(T)-V/4TB and SAM9X75D5M(T)-I/4TB devices

### 11.2 DS80001082D - 10/2024

Added A1 device revision information throughout

Added The device does not boot on some QSPI memories, Card Detect for SDMMC boot limited to PIOA pins, QSPI read with XDMA limited performance

**Updated Data Sheet Clarifications** 

### 11.3 DS80001082C - 02/2024

Throughout: added references to SAM9X75 System-in-Package (SiP) devices.

Updated Table 1.

#### Added:

- SPLIP mode does not work with some header sizes
- Controller Area Network (MCAN)

Rephrased Processor (CPU\_CLK) and main system bus clock (MCK) source selection

# 11.4 DS80001082B - 09/2023

Data Sheet Clarifications: added "Incorrect DDR3L calibration value in section "DDR3-SDRAM/DDR3L-SDRAM Initialization" Power Management Controller (PMC): updated "Incorrect MCK intermediate state when switching clocks"

# 11.5 DS80001082A - 03/2023

First issue



# **Microchip Information**

#### **Trademarks**

The "Microchip" name and logo, the "M" logo, and other names, logos, and brands are registered and unregistered trademarks of Microchip Technology Incorporated or its affiliates and/or subsidiaries in the United States and/or other countries ("Microchip Trademarks"). Information regarding Microchip Trademarks can be found at https://www.microchip.com/en-us/about/legal-information/microchip-trademarks.

ISBN: 979-8-3371-0261-0

### **Legal Notice**

This publication and the information herein may be used only with Microchip products, including to design, test, and integrate Microchip products with your application. Use of this information in any other manner violates these terms. Information regarding device applications is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. Contact your local Microchip sales office for additional support or, obtain additional support at <a href="https://www.microchip.com/en-us/support/design-help/client-support-services">www.microchip.com/en-us/support/design-help/client-support-services</a>.

THIS INFORMATION IS PROVIDED BY MICROCHIP "AS IS". MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION INCLUDING BUT NOT LIMITED TO ANY IMPLIED WARRANTIES OF NON-INFRINGEMENT, MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE, OR WARRANTIES RELATED TO ITS CONDITION, QUALITY, OR PERFORMANCE.

IN NO EVENT WILL MICROCHIP BE LIABLE FOR ANY INDIRECT, SPECIAL, PUNITIVE, INCIDENTAL, OR CONSEQUENTIAL LOSS, DAMAGE, COST, OR EXPENSE OF ANY KIND WHATSOEVER RELATED TO THE INFORMATION OR ITS USE, HOWEVER CAUSED, EVEN IF MICROCHIP HAS BEEN ADVISED OF THE POSSIBILITY OR THE DAMAGES ARE FORESEEABLE. TO THE FULLEST EXTENT ALLOWED BY LAW, MICROCHIP'S TOTAL LIABILITY ON ALL CLAIMS IN ANY WAY RELATED TO THE INFORMATION OR ITS USE WILL NOT EXCEED THE AMOUNT OF FEES, IF ANY, THAT YOU HAVE PAID DIRECTLY TO MICROCHIP FOR THE INFORMATION.

Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

### **Microchip Devices Code Protection Feature**

Note the following details of the code protection feature on Microchip products:

- Microchip products meet the specifications contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is secure when used in the intended manner, within operating specifications, and under normal conditions.
- Microchip values and aggressively protects its intellectual property rights. Attempts to breach the code protection features of Microchip products are strictly prohibited and may violate the Digital Millennium Copyright Act.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of its code. Code protection does not mean that we are guaranteeing the product is "unbreakable".
   Code protection is constantly evolving. Microchip is committed to continuously improving the code protection features of our products.



# **Product Page Links**

SAM9X70, SAM9X72, SAM9X75, SAM9X75D1G, SAM9X75D2G, SAM9X75D5M

